Minimizing and Exploiting Leakage in VLSI Design / Nikhil Jayakumar (u. a.) / Buch / XXVII / Englisch / 2009 / Springer US / EAN 9781441909497 - hardcover
2009, ISBN: 9781441909497
[ED: Gebunden], [PU: Springer US], Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly rapid rate. This increase in power consumption, coupl… More...
booklooker.de |
Minimizing and Exploiting Leakage in VLSI Design / Nikhil Jayakumar (u. a.) / Buch / XXVII / Englisch / 2009 / Springer US / EAN 9781441909497 - hardcover
2009, ISBN: 9781441909497
[ED: Gebunden], [PU: Springer US], Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly rapid rate. This increase in power consumption, coupl… More...
booklooker.de |
2009, ISBN: 1441909494
2010 Gebundene Ausgabe Technology & Industrial Arts, COMPUTERS / CAD-CAM, COMPUTERS / Logic Design, TECHNOLOGY & ENGINEERING / Electronics / Circuits / General, Schaltkreise und Kompone… More...
Achtung-Buecher.de MARZIES.de Buch- und Medienhandel, 14621 Schönwalde-Glien Shipping costs:Versandkostenfrei innerhalb der BRD. (EUR 0.00) Details... |
2010, ISBN: 9781441909497
*Minimizing and Exploiting Leakage in VLSI Design* - 2010 edition / gebundene Ausgabe für 160.49 € / Aus dem Bereich: Bücher, Wissenschaft, Technik Medien > Bücher nein Buch (gebunden) Ha… More...
Hugendubel.de Shipping costs:Shipping in 7 days, , Versandkostenfrei nach Hause oder Express-Lieferung in Ihre Buchhandlung., DE. (EUR 0.00) Details... |
2009, ISBN: 9781441909497
Hard cover, 100% Money Back Guarantee. Brand New, Perfect Condition. We offer expedited shipping to all US locations. Over 3, 000, 000 happy customers., Fine., Sewn binding. Cloth over bo… More...
alibris.co.uk |
Minimizing and Exploiting Leakage in VLSI Design / Nikhil Jayakumar (u. a.) / Buch / XXVII / Englisch / 2009 / Springer US / EAN 9781441909497 - hardcover
2009, ISBN: 9781441909497
[ED: Gebunden], [PU: Springer US], Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly rapid rate. This increase in power consumption, coupl… More...
Jayakumar, Nikhil:
Minimizing and Exploiting Leakage in VLSI Design / Nikhil Jayakumar (u. a.) / Buch / XXVII / Englisch / 2009 / Springer US / EAN 9781441909497 - hardcover2009, ISBN: 9781441909497
[ED: Gebunden], [PU: Springer US], Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly rapid rate. This increase in power consumption, coupl… More...
2009
ISBN: 1441909494
2010 Gebundene Ausgabe Technology & Industrial Arts, COMPUTERS / CAD-CAM, COMPUTERS / Logic Design, TECHNOLOGY & ENGINEERING / Electronics / Circuits / General, Schaltkreise und Kompone… More...
2010, ISBN: 9781441909497
*Minimizing and Exploiting Leakage in VLSI Design* - 2010 edition / gebundene Ausgabe für 160.49 € / Aus dem Bereich: Bücher, Wissenschaft, Technik Medien > Bücher nein Buch (gebunden) Ha… More...
2009, ISBN: 9781441909497
Hard cover, 100% Money Back Guarantee. Brand New, Perfect Condition. We offer expedited shipping to all US locations. Over 3, 000, 000 happy customers., Fine., Sewn binding. Cloth over bo… More...
Bibliographic data of the best matching book
Author: | |
Title: | |
ISBN: |
Details of the book - Minimizing and Exploiting Leakage in VLSI Design
EAN (ISBN-13): 9781441909497
ISBN (ISBN-10): 1441909494
Hardcover
Paperback
Publishing year: 2010
Publisher: Springer Nature Singapore
214 Pages
Weight: 0,510 kg
Language: eng/Englisch
Book in our database since 2007-12-16T23:54:55-05:00 (New York)
Detail page last modified on 2024-04-18T20:28:16-04:00 (New York)
ISBN/EAN: 9781441909497
ISBN - alternate spelling:
1-4419-0949-4, 978-1-4419-0949-7
Alternate spelling and related search-keywords:
Book author: anu garg, sunil, gula, gulat
Book title: vlsi, mini design
Information from Publisher
Author: Nikhil Jayakumar; Suganth Paul; Rajesh Garg
Title: Minimizing and Exploiting Leakage in VLSI Design
Publisher: Springer; Springer US
214 Pages
Publishing year: 2009-12-03
New York; NY; US
Printed / Made in
Language: English
160,49 € (DE)
164,99 € (AT)
177,00 CHF (CH)
POD
XXVII, 214 p.
BB; Hardcover, Softcover / Technik/Elektronik, Elektrotechnik, Nachrichtentechnik; Schaltkreise und Komponenten (Bauteile); Verstehen; ASIC; EDA; Electronic Design Automation; Leakage; Low Power Design; Sub-threshold logic; Transistor; VLSI; VLSI Design; integrated circuit; Electronic Circuits and Systems; Computer-Aided Engineering (CAD, CAE) and Design; Computer-Aided Design (CAD); BC
Minimizing and Exploiting Leakage in VLSI Design Nikhil Jayakumar, Suganth Paul, Rajesh Garg, Kanupriya Gulati and Sunil P. Khatri Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly rapid rate. This increase in power consumption, coupled with the increasing demand for portable/hand-held electronics, has made power consumption a dominant concern in the design of VLSI circuits today. Traditionally, dynamic (switching) power has dominated the total power consumption of an IC. However, due to current scaling trends, leakage power has now become a major component of the total power consumption in VLSI circuits. Leakage power reduction is especially important in portable/hand-held electronics such as cell-phones and PDAs. This book presents techniques aimed at reducing and exploiting leakage power in digital VLSI ICs. The first part of this book presents several approaches to reduce leakage in a circuit. The second part of this book shows readers how to turn the leakage problem into an opportunity, through the use of sub-threshold logic, with adaptive body bias to make the designs robust to variations. The third part of this book presents design and implementation details of a sub-threshold IC, using the ideas presented in the second part of this book. Provides a variety of approaches to control and exploit leakage, including implicit approaches to find the leakage of all input vectors in a design, techniques to find the minimum leakage vector of a design (with and without circuit modification), ASIC approaches to drastically reduce leakage, and methods to find the optimal reverse bias voltage to maximally reduce leakage. Presents a variation-tolerant, practical design methodology to implement sub-threshold logic using closed-loop adaptive body bias (ABB) and Network of PLA (NPLA) based design. In addition, asynchronous micropipelining techniques are presented, to substantially reclaim the speed penalty of sub-threshold design. Validates the proposed ABB and NPLA sub-threshold design approach by implementing a BFSK transmitter design in the proposed design style. Test results from the fabricated IC are provided as well, indicating that a power improvement of 20X can be obtained for a 0.25um process (projected power improvements are 100X to 500X for 65nm processes).Provides a variety of approaches to control and exploit leakage Examines the issues with implementing sub-threshold logic and describes techniques to tackle these issues Presents a new, practical self-compensated, closed loop approach to controlling leakage, via sub-threshold circuits, which yields upwards of 20X power savings
More/other books that might be very similar to this book
Latest similar book:
9781489985293 Minimizing and Exploiting Leakage in VLSI Design Nikhil Jayakumar Author (Nikhil Jayakumar; Suganth Paul; Rajesh Garg)
- 9781489985293 Minimizing and Exploiting Leakage in VLSI Design Nikhil Jayakumar Author (Nikhil Jayakumar; Suganth Paul; Rajesh Garg)
- 9781441909503 Minimizing and Exploiting Leakage in VLSI Design (Nikhil Jayakumar; Suganth Paul; Rajesh Garg)
- 9781441909510 Minimizing and Exploiting Leakage in VLSI Design (Jayakumar, Nikhil; Paul, Suganth; Garg, Rajesh)
< to archive...